LLVM 23.0.0git
ARMTargetMachine.cpp
Go to the documentation of this file.
1//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9//
10//===----------------------------------------------------------------------===//
11
12#include "ARMTargetMachine.h"
13#include "ARM.h"
14#include "ARMLatencyMutations.h"
16#include "ARMMacroFusion.h"
17#include "ARMSubtarget.h"
18#include "ARMTargetObjectFile.h"
22#include "llvm/ADT/StringRef.h"
35#include "llvm/CodeGen/Passes.h"
37#include "llvm/IR/Attributes.h"
38#include "llvm/IR/DataLayout.h"
39#include "llvm/IR/Function.h"
41#include "llvm/Pass.h"
53#include "llvm/Transforms/IPO.h"
55#include <cassert>
56#include <memory>
57#include <optional>
58#include <string>
59
60using namespace llvm;
61
62static cl::opt<bool>
63DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
64 cl::desc("Inhibit optimization of S->D register accesses on A15"),
65 cl::init(false));
66
67static cl::opt<bool>
68EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden,
69 cl::desc("Run SimplifyCFG after expanding atomic operations"
70 " to make use of cmpxchg flow-based information"),
71 cl::init(true));
72
73static cl::opt<bool>
74EnableARMLoadStoreOpt("arm-load-store-opt", cl::Hidden,
75 cl::desc("Enable ARM load/store optimization pass"),
76 cl::init(true));
77
78// FIXME: Unify control over GlobalMerge.
80EnableGlobalMerge("arm-global-merge", cl::Hidden,
81 cl::desc("Enable the global merge pass"));
82
83namespace llvm {
85}
86
117
118static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
119 if (TT.isOSBinFormatMachO())
120 return std::make_unique<TargetLoweringObjectFileMachO>();
121 if (TT.isOSWindows())
122 return std::make_unique<TargetLoweringObjectFileCOFF>();
123 return std::make_unique<ARMElfTargetObjectFile>();
124}
125
127 std::optional<Reloc::Model> RM) {
128 if (!RM)
129 // Default relocation model on Darwin is PIC.
130 return TT.isOSBinFormatMachO() ? Reloc::PIC_ : Reloc::Static;
131
132 if (*RM == Reloc::ROPI || *RM == Reloc::RWPI || *RM == Reloc::ROPI_RWPI)
133 assert(TT.isOSBinFormatELF() &&
134 "ROPI/RWPI currently only supported for ELF");
135
136 // DynamicNoPIC is only used on darwin.
137 if (*RM == Reloc::DynamicNoPIC && !TT.isOSDarwin())
138 return Reloc::Static;
139
140 return *RM;
141}
142
143/// Create an ARM architecture model.
144///
146 StringRef CPU, StringRef FS,
147 const TargetOptions &Options,
148 std::optional<Reloc::Model> RM,
149 std::optional<CodeModel::Model> CM,
152 T, TT.computeDataLayout(Options.MCOptions.ABIName), TT, CPU, FS,
154 getEffectiveCodeModel(CM, CodeModel::Small), OL),
155 TargetABI(ARM::computeTargetABI(TT, Options.MCOptions.ABIName)),
157
158 // Default to triple-appropriate float ABI
159 if (Options.FloatABIType == FloatABI::Default) {
160 if (isTargetHardFloat())
161 this->Options.FloatABIType = FloatABI::Hard;
162 else
163 this->Options.FloatABIType = FloatABI::Soft;
164 }
165
166 // Default to triple-appropriate EABI
167 if (Options.EABIVersion == EABI::Default ||
168 Options.EABIVersion == EABI::Unknown) {
169 // musl is compatible with glibc with regard to EABI version
170 if ((TargetTriple.getEnvironment() == Triple::GNUEABI ||
171 TargetTriple.getEnvironment() == Triple::GNUEABIT64 ||
172 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
173 TargetTriple.getEnvironment() == Triple::GNUEABIHFT64 ||
174 TargetTriple.getEnvironment() == Triple::MuslEABI ||
175 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
176 TargetTriple.getEnvironment() == Triple::OpenHOS) &&
177 !(TargetTriple.isOSWindows() || TargetTriple.isOSDarwin()))
178 this->Options.EABIVersion = EABI::GNU;
179 else
180 this->Options.EABIVersion = EABI::EABI5;
181 }
182
183 if (TT.isOSBinFormatMachO()) {
184 this->Options.TrapUnreachable = true;
185 this->Options.NoTrapAfterNoreturn = true;
186 }
187
188 // ARM supports the debug entry values.
190
191 initAsmInfo();
192
193 // ARM supports the MachineOutliner.
194 setMachineOutliner(true);
196}
197
199
206
207const ARMSubtarget *
209 Attribute CPUAttr = F.getFnAttribute("target-cpu");
210 Attribute FSAttr = F.getFnAttribute("target-features");
211
212 std::string CPU =
213 CPUAttr.isValid() ? CPUAttr.getValueAsString().str() : TargetCPU;
214 std::string FS =
215 FSAttr.isValid() ? FSAttr.getValueAsString().str() : TargetFS;
216
217 // FIXME: This is related to the code below to reset the target options,
218 // we need to know whether or not the soft float flag is set on the
219 // function before we can generate a subtarget. We also need to use
220 // it as a key for the subtarget since that can be the only difference
221 // between two functions.
222 bool SoftFloat = F.getFnAttribute("use-soft-float").getValueAsBool();
223 // If the soft float attribute is set on the function turn on the soft float
224 // subtarget feature.
225 if (SoftFloat)
226 FS += FS.empty() ? "+soft-float" : ",+soft-float";
227
228 // Use the optminsize to identify the subtarget, but don't use it in the
229 // feature string.
230 std::string Key = CPU + FS;
231 if (F.hasMinSize())
232 Key += "+minsize";
233
234 DenormalMode DM = F.getDenormalFPEnv().DefaultMode;
235 if (DM != DenormalMode::getIEEE())
236 Key += "denormal-fp-math=" + DM.str();
237
238 auto &I = SubtargetMap[Key];
239 if (!I) {
240 // This needs to be done before we create a new subtarget since any
241 // creation will depend on the TM and the code generation flags on the
242 // function that reside in TargetOptions.
244 I = std::make_unique<ARMSubtarget>(TargetTriple, CPU, FS, *this, isLittle,
245 F.hasMinSize(), DM);
246
247 if (!I->isThumb() && !I->hasARMOps())
248 F.getContext().emitError("Function '" + F.getName() + "' uses ARM "
249 "instructions, but the target does not support ARM mode execution.");
250 }
251
252 return I.get();
253}
254
257 return TargetTransformInfo(std::make_unique<ARMTTIImpl>(this, F));
258}
259
263 // add DAG Mutations here.
264 const ARMSubtarget &ST = C->MF->getSubtarget<ARMSubtarget>();
265 if (ST.hasFusion())
267 return DAG;
268}
269
273 // add DAG Mutations here.
274 const ARMSubtarget &ST = C->MF->getSubtarget<ARMSubtarget>();
275 if (ST.hasFusion())
277 if (auto Mutation = createARMLatencyMutations(ST, C->AA))
278 DAG->addMutation(std::move(Mutation));
279 return DAG;
280}
281
283 StringRef CPU, StringRef FS,
284 const TargetOptions &Options,
285 std::optional<Reloc::Model> RM,
286 std::optional<CodeModel::Model> CM,
287 CodeGenOptLevel OL, bool JIT)
288 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
289
291 StringRef CPU, StringRef FS,
292 const TargetOptions &Options,
293 std::optional<Reloc::Model> RM,
294 std::optional<CodeModel::Model> CM,
295 CodeGenOptLevel OL, bool JIT)
296 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
297
298namespace {
299
300/// ARM Code Generator Pass Configuration Options.
301class ARMPassConfig : public TargetPassConfig {
302public:
303 ARMPassConfig(ARMBaseTargetMachine &TM, PassManagerBase &PM)
304 : TargetPassConfig(TM, PM) {}
305
306 ARMBaseTargetMachine &getARMTargetMachine() const {
308 }
309
310 void addIRPasses() override;
311 void addCodeGenPrepare() override;
312 bool addPreISel() override;
313 bool addInstSelector() override;
314 bool addIRTranslator() override;
315 bool addLegalizeMachineIR() override;
316 bool addRegBankSelect() override;
317 bool addGlobalInstructionSelect() override;
318 void addPreRegAlloc() override;
319 void addPreSched2() override;
320 void addPreEmitPass() override;
321 void addPreEmitPass2() override;
322
323 std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
324};
325
326class ARMExecutionDomainFix : public ExecutionDomainFix {
327public:
328 static char ID;
329 ARMExecutionDomainFix() : ExecutionDomainFix(ID, ARM::DPRRegClass) {}
330 StringRef getPassName() const override {
331 return "ARM Execution Domain Fix";
332 }
333};
334char ARMExecutionDomainFix::ID;
335
336} // end anonymous namespace
337
338INITIALIZE_PASS_BEGIN(ARMExecutionDomainFix, "arm-execution-domain-fix",
339 "ARM Execution Domain Fix", false, false)
341INITIALIZE_PASS_END(ARMExecutionDomainFix, "arm-execution-domain-fix",
342 "ARM Execution Domain Fix", false, false)
343
345#define GET_PASS_REGISTRY "ARMPassRegistry.def"
347}
348
350 return new ARMPassConfig(*this, PM);
351}
352
353std::unique_ptr<CSEConfigBase> ARMPassConfig::getCSEConfig() const {
354 return getStandardCSEConfigForOpt(TM->getOptLevel());
355}
356
357void ARMPassConfig::addIRPasses() {
358 if (TM->Options.ThreadModel == ThreadModel::Single)
359 addPass(createLowerAtomicPass());
360 else
362
363 // Cmpxchg instructions are often used with a subsequent comparison to
364 // determine whether it succeeded. We can exploit existing control-flow in
365 // ldrex/strex loops to simplify this, but it needs tidying up.
366 if (TM->getOptLevel() != CodeGenOptLevel::None && EnableAtomicTidy)
368 SimplifyCFGOptions().hoistCommonInsts(true).sinkCommonInsts(true),
369 [this](const Function &F) {
370 const auto &ST = this->TM->getSubtarget<ARMSubtarget>(F);
371 return ST.hasAnyDataBarrier() && !ST.isThumb1Only();
372 }));
373
376
378
379 // Run the parallel DSP pass.
380 if (getOptLevel() == CodeGenOptLevel::Aggressive)
381 addPass(createARMParallelDSPPass());
382
383 // Match complex arithmetic patterns
384 if (TM->getOptLevel() >= CodeGenOptLevel::Default)
386
387 // Match interleaved memory accesses to ldN/stN intrinsics.
388 if (TM->getOptLevel() != CodeGenOptLevel::None)
390
391 // Add Control Flow Guard checks.
392 if (TM->getTargetTriple().isOSWindows())
393 addPass(createCFGuardCheckPass());
394
395 if (TM->Options.JMCInstrument)
396 addPass(createJMCInstrumenterPass());
397}
398
399void ARMPassConfig::addCodeGenPrepare() {
400 if (getOptLevel() != CodeGenOptLevel::None)
403}
404
405bool ARMPassConfig::addPreISel() {
406 if ((TM->getOptLevel() != CodeGenOptLevel::None &&
409 // FIXME: This is using the thumb1 only constant value for
410 // maximal global offset for merging globals. We may want
411 // to look into using the old value for non-thumb1 code of
412 // 4095 based on the TargetMachine, but this starts to become
413 // tricky when doing code gen per function.
414 bool OnlyOptimizeForSize =
415 (TM->getOptLevel() < CodeGenOptLevel::Aggressive) &&
417 // Merging of extern globals is enabled by default on non-Mach-O as we
418 // expect it to be generally either beneficial or harmless. On Mach-O it
419 // is disabled as we emit the .subsections_via_symbols directive which
420 // means that merging extern globals is not safe.
421 bool MergeExternalByDefault = !TM->getTargetTriple().isOSBinFormatMachO();
422 addPass(createGlobalMergePass(TM, 127, OnlyOptimizeForSize,
423 MergeExternalByDefault));
424 }
425
426 if (TM->getOptLevel() != CodeGenOptLevel::None) {
429 // FIXME: IR passes can delete address-taken basic blocks, deleting
430 // corresponding blockaddresses. ARMConstantPoolConstant holds references to
431 // address-taken basic blocks which can be invalidated if the function
432 // containing the blockaddress has already been codegen'd and the basic
433 // block is removed. Work around this by forcing all IR passes to run before
434 // any ISel takes place. We should have a more principled way of handling
435 // this. See D99707 for more details.
436 addPass(createBarrierNoopPass());
437 }
438
439 return false;
440}
441
442bool ARMPassConfig::addInstSelector() {
443 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
444 return false;
445}
446
447bool ARMPassConfig::addIRTranslator() {
448 addPass(new IRTranslator(getOptLevel()));
449 return false;
450}
451
452bool ARMPassConfig::addLegalizeMachineIR() {
453 addPass(new Legalizer());
454 return false;
455}
456
457bool ARMPassConfig::addRegBankSelect() {
458 addPass(new RegBankSelect());
459 return false;
460}
461
462bool ARMPassConfig::addGlobalInstructionSelect() {
463 addPass(new InstructionSelect(getOptLevel()));
464 return false;
465}
466
467void ARMPassConfig::addPreRegAlloc() {
468 if (getOptLevel() != CodeGenOptLevel::None) {
469 if (getOptLevel() == CodeGenOptLevel::Aggressive)
470 addPass(&MachinePipelinerID);
471
473
474 addPass(createMLxExpansionPass());
475
477 addPass(createARMLoadStoreOptLegacyPass(/* pre-register alloc */ true));
478
480 addPass(createA15SDOptimizerPass());
481 }
482}
483
484void ARMPassConfig::addPreSched2() {
485 if (getOptLevel() != CodeGenOptLevel::None) {
488
489 addPass(new ARMExecutionDomainFix());
490 addPass(createBreakFalseDeps());
491 }
492
493 // Expand some pseudo instructions into multiple instructions to allow
494 // proper scheduling.
495 addPass(createARMExpandPseudoPass());
496
497 // Emit KCFI checks for indirect calls.
498 addPass(createKCFIPass());
499
500 if (getOptLevel() != CodeGenOptLevel::None) {
501 // When optimising for size, always run the Thumb2SizeReduction pass before
502 // IfConversion. Otherwise, check whether IT blocks are restricted
503 // (e.g. in v8, IfConversion depends on Thumb instruction widths)
504 addPass(createThumb2SizeReductionPass([this](const Function &F) {
505 return this->TM->getSubtarget<ARMSubtarget>(F).hasMinSize() ||
506 this->TM->getSubtarget<ARMSubtarget>(F).restrictIT();
507 }));
508
509 addPass(createIfConverter([](const MachineFunction &MF) {
510 return !MF.getSubtarget<ARMSubtarget>().isThumb1Only();
511 }));
512 }
513 addPass(createThumb2ITBlockPass());
514
515 // Add both scheduling passes to give the subtarget an opportunity to pick
516 // between them.
517 if (getOptLevel() != CodeGenOptLevel::None) {
518 addPass(&PostMachineSchedulerID);
519 addPass(&PostRASchedulerID);
520 }
521
522 addPass(createMVEVPTBlockPass());
523 addPass(createARMIndirectThunks());
524 addPass(createARMSLSHardeningPass());
525}
526
527void ARMPassConfig::addPreEmitPass() {
529
530 // Unpack bundles for:
531 // - Thumb2: Constant island pass requires unbundled instructions
532 // - KCFI: KCFI_CHECK pseudo instructions need to be unbundled for AsmPrinter
533 addPass(createUnpackMachineBundles([](const MachineFunction &MF) {
534 return MF.getSubtarget<ARMSubtarget>().isThumb2() ||
535 MF.getFunction().getParent()->getModuleFlag("kcfi");
536 }));
537
538 // Don't optimize barriers or block placement at -O0.
539 if (getOptLevel() != CodeGenOptLevel::None) {
542 }
543}
544
545void ARMPassConfig::addPreEmitPass2() {
546
547 // Inserts fixup instructions before unsafe AES operations. Instructions may
548 // be inserted at the start of blocks and at within blocks so this pass has to
549 // come before those below.
551 // Inserts BTIs at the start of functions and indirectly-called basic blocks,
552 // so passes cannot add to the start of basic blocks once this has run.
554 // Inserts Constant Islands. Block sizes cannot be increased after this point,
555 // as this may push the branch ranges and load offsets of accessing constant
556 // pools out of range..
558 // Finalises Low-Overhead Loops. This replaces pseudo instructions with real
559 // instructions, but the pseudos all have conservative sizes so that block
560 // sizes will only be decreased by this pass.
562
563 if (TM->getTargetTriple().isOSWindows()) {
564 // Identify valid longjmp targets for Windows Control Flow Guard.
565 addPass(createCFGuardLongjmpPass());
566 // Identify valid eh continuation targets for Windows EHCont Guard.
568 }
569}
570
575
578 const auto *MFI = MF.getInfo<ARMFunctionInfo>();
579 return new yaml::ARMFunctionInfo(*MFI);
580}
581
584 SMDiagnostic &Error, SMRange &SourceRange) const {
585 const auto &YamlMFI = static_cast<const yaml::ARMFunctionInfo &>(MFI);
586 MachineFunction &MF = PFS.MF;
587 MF.getInfo<ARMFunctionInfo>()->initializeBaseYamlFields(YamlMFI);
588 return false;
589}
590
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static cl::opt< bool > EnableAtomicTidy("aarch64-enable-atomic-cfg-tidy", cl::Hidden, cl::desc("Run SimplifyCFG after expanding atomic operations" " to make use of cmpxchg flow-based information"), cl::init(true))
static std::unique_ptr< TargetLoweringObjectFile > createTLOF(const Triple &TT)
static Reloc::Model getEffectiveRelocModel()
static cl::opt< bool > DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden, cl::desc("Inhibit optimization of S->D register accesses on A15"), cl::init(false))
static cl::opt< cl::boolOrDefault > EnableGlobalMerge("arm-global-merge", cl::Hidden, cl::desc("Enable the global merge pass"))
LLVM_ABI LLVM_EXTERNAL_VISIBILITY void LLVMInitializeARMTarget()
static cl::opt< bool > EnableARMLoadStoreOpt("arm-load-store-opt", cl::Hidden, cl::desc("Enable ARM load/store optimization pass"), cl::init(true))
static cl::opt< bool > EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden, cl::desc("Run SimplifyCFG after expanding atomic operations" " to make use of cmpxchg flow-based information"), cl::init(true))
This file a TargetTransformInfoImplBase conforming object specific to the ARM target machine.
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
Provides analysis for continuously CSEing during GISel passes.
This file describes how to lower LLVM calls to machine code calls.
#define LLVM_ABI
Definition Compiler.h:213
#define LLVM_EXTERNAL_VISIBILITY
Definition Compiler.h:132
DXIL Legalizer
static RegisterPass< DebugifyModulePass > DM("debugify", "Attach debug info to everything")
static cl::opt< bool > EnableGlobalMerge("enable-global-merge", cl::Hidden, cl::desc("Enable the global merge pass"), cl::init(true))
This file declares the IRTranslator pass.
Interface for Targets to specify which operations they can successfully select and how the others sho...
#define F(x, y, z)
Definition MD5.cpp:54
#define I(x, y, z)
Definition MD5.cpp:57
#define T
static PPCTargetMachine::PPCABI computeTargetABI(const Triple &TT, const TargetOptions &Options)
PowerPC VSX FMA Mutation
if(PassOpts->AAPipeline)
PassBuilder PB(Machine, PassOpts->PTO, std::nullopt, &PIC)
#define INITIALIZE_PASS_DEPENDENCY(depName)
Definition PassSupport.h:42
#define INITIALIZE_PASS_END(passName, arg, name, cfg, analysis)
Definition PassSupport.h:44
#define INITIALIZE_PASS_BEGIN(passName, arg, name, cfg, analysis)
Definition PassSupport.h:39
This file describes the interface of the MachineFunctionPass responsible for assigning the generic vi...
const GCNTargetMachine & getTM(const GCNSubtarget *STI)
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Target-Independent Code Generator Pass Configuration Options pass.
This pass exposes codegen information to IR-level passes.
static std::unique_ptr< TargetLoweringObjectFile > createTLOF()
ARMBETargetMachine(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL, bool JIT)
bool parseMachineFunctionInfo(const yaml::MachineFunctionInfo &, PerFunctionMIParsingState &PFS, SMDiagnostic &Error, SMRange &SourceRange) const override
Parse out the target's MachineFunctionInfo from the YAML reprsentation.
TargetPassConfig * createPassConfig(PassManagerBase &PM) override
Create a pass configuration object to be used by addPassToEmitX methods for generating a pipeline of ...
std::unique_ptr< TargetLoweringObjectFile > TLOF
void reset() override
Reset internal state.
ARMBaseTargetMachine(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL)
Create an ARM architecture model.
MachineFunctionInfo * createMachineFunctionInfo(BumpPtrAllocator &Allocator, const Function &F, const TargetSubtargetInfo *STI) const override
Create the target's instance of MachineFunctionInfo.
yaml::MachineFunctionInfo * createDefaultFuncInfoYAML() const override
Allocate and return a default initialized instance of the YAML representation for the MachineFunction...
const ARMSubtarget * getSubtargetImpl() const =delete
ScheduleDAGInstrs * createMachineScheduler(MachineSchedContext *C) const override
Create an instance of ScheduleDAGInstrs to be run within the standard MachineScheduler pass for this ...
StringMap< std::unique_ptr< ARMSubtarget > > SubtargetMap
void registerPassBuilderCallbacks(PassBuilder &PB) override
Allow the target to modify the pass pipeline.
TargetTransformInfo getTargetTransformInfo(const Function &F) const override
Return a TargetTransformInfo for a given function.
ScheduleDAGInstrs * createPostMachineScheduler(MachineSchedContext *C) const override
Similar to createMachineScheduler but used when postRA machine scheduling is enabled.
yaml::MachineFunctionInfo * convertFuncInfoToYAML(const MachineFunction &MF) const override
Allocate and initialize an instance of the YAML representation of the MachineFunctionInfo.
ARMFunctionInfo - This class is derived from MachineFunctionInfo and contains private ARM-specific in...
ARMLETargetMachine(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL, bool JIT)
Functions, function parameters, and return types can have attributes to indicate how they should be t...
Definition Attributes.h:105
LLVM_ABI StringRef getValueAsString() const
Return the attribute's value as a string.
bool isValid() const
Return true if the attribute is any kind of attribute.
Definition Attributes.h:261
CodeGenTargetMachineImpl(const Target &T, StringRef DataLayoutString, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, CodeGenOptLevel OL)
Lightweight error class with error context and mandatory checking.
Definition Error.h:159
Module * getParent()
Get the module that this global value is contained inside of...
This pass is responsible for selecting generic machine instructions to target-specific instructions.
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
Function & getFunction()
Return the LLVM function that this machine code represents.
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
Metadata * getModuleFlag(StringRef Key) const
Return the corresponding value if Key appears in module flags, otherwise return null.
Definition Module.cpp:358
This class provides access to building LLVM's passes.
PassRegistry - This class manages the registration and intitialization of the pass subsystem as appli...
static LLVM_ABI PassRegistry * getPassRegistry()
getPassRegistry - Access the global registry object, which is automatically initialized at applicatio...
This pass implements the reg bank selector pass used in the GlobalISel pipeline.
A global registry used in conjunction with static constructors to make pluggable components (like tar...
Definition Registry.h:53
Instances of this class encapsulate one diagnostic report, allowing printing to a raw_ostream as a ca...
Definition SourceMgr.h:297
Represents a range in source code.
Definition SMLoc.h:47
A ScheduleDAG for scheduling lists of MachineInstr.
ScheduleDAGMILive is an implementation of ScheduleDAGInstrs that schedules machine instructions while...
ScheduleDAGMI is an implementation of ScheduleDAGInstrs that simply schedules machine instructions ac...
void addMutation(std::unique_ptr< ScheduleDAGMutation > Mutation)
Add a postprocessing step to the DAG builder.
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
std::string str() const
str - Get the contents as an std::string.
Definition StringRef.h:222
void setSupportsDebugEntryValues(bool Enable)
Triple TargetTriple
Triple string, CPU name, and target feature strings the TargetMachine instance is created with.
const Triple & getTargetTriple() const
void setMachineOutliner(bool Enable)
void setSupportsDefaultOutlining(bool Enable)
std::unique_ptr< const MCSubtargetInfo > STI
TargetOptions Options
void resetTargetOptions(const Function &F) const
Reset the target options based on the function's attributes.
Target-Independent Code Generator Pass Configuration Options.
virtual void addCodeGenPrepare()
Add pass to prepare the LLVM IR for code generation.
virtual void addIRPasses()
Add common target configurable passes that perform LLVM IR to IR transforms following machine indepen...
TargetSubtargetInfo - Generic base class for all target subtargets.
This pass provides access to the codegen interfaces that are needed for IR-level transformations.
Target - Wrapper for Target specific information.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
PassManagerBase - An abstract interface to allow code to add passes to a pass manager without having ...
Interfaces for registering analysis passes, producing common pass manager configurations,...
Define some predicates that are used for node matching.
Definition ARMEHABI.h:25
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
@ DynamicNoPIC
Definition CodeGen.h:25
@ ARM
Windows AXP64.
Definition MCAsmInfo.h:47
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
Definition Types.h:26
ScheduleDAGMILive * createSchedLive(MachineSchedContext *C)
Create the standard converging machine scheduler.
void initializeARMConstantIslandsPass(PassRegistry &)
LLVM_ABI FunctionPass * createCFGSimplificationPass(SimplifyCFGOptions Options=SimplifyCFGOptions(), std::function< bool(const Function &)> Ftor=nullptr)
FunctionPass * createMVETPAndVPTOptimisationsPass()
createMVETPAndVPTOptimisationsPass
Pass * createMVELaneInterleavingPass()
LLVM_ABI ModulePass * createJMCInstrumenterPass()
JMC instrument pass.
FunctionPass * createARMOptimizeBarriersPass()
createARMOptimizeBarriersPass - Returns an instance of the remove double barriers pass.
LLVM_ABI FunctionPass * createIfConverter(std::function< bool(const MachineFunction &)> Ftor)
LLVM_ABI FunctionPass * createTypePromotionLegacyPass()
Create IR Type Promotion pass.
void initializeMVETailPredicationPass(PassRegistry &)
void initializeMVELaneInterleavingPass(PassRegistry &)
Pass * createMVEGatherScatterLoweringPass()
Target & getTheThumbBETarget()
LLVM_ABI Pass * createGlobalMergePass(const TargetMachine *TM, unsigned MaximalOffset, bool OnlyOptimizeForSize=false, bool MergeExternalByDefault=false, bool MergeConstantByDefault=false, bool MergeConstAggressiveByDefault=false)
GlobalMerge - This pass merges internal (by default) globals into structs to enable reuse of a base p...
LLVM_ABI char & PostRASchedulerID
PostRAScheduler - This pass performs post register allocation scheduling.
LLVM_ABI Pass * createLowerAtomicPass()
FunctionPass * createARMISelDag(ARMBaseTargetMachine &TM, CodeGenOptLevel OptLevel)
createARMISelDag - This pass converts a legalized DAG into a ARM-specific DAG, ready for instruction ...
LLVM_ABI std::unique_ptr< CSEConfigBase > getStandardCSEConfigForOpt(CodeGenOptLevel Level)
Definition CSEInfo.cpp:85
FunctionPass * createARMLowOverheadLoopsPass()
LLVM_ABI char & PostMachineSchedulerID
PostMachineScheduler - This pass schedules machine instructions postRA.
void initializeARMPreAllocLoadStoreOptLegacyPass(PassRegistry &)
FunctionPass * createARMBranchTargetsPass()
static Reloc::Model getEffectiveRelocModel(std::optional< Reloc::Model > RM)
std::unique_ptr< ScheduleDAGMutation > createARMLatencyMutations(const ARMSubtarget &ST, AAResults *AA)
CodeModel::Model getEffectiveCodeModel(std::optional< CodeModel::Model > CM, CodeModel::Model Default)
Helper method for getting the code model, returning Default if CM does not have a value.
ScheduleDAGMI * createSchedPostRA(MachineSchedContext *C)
Create a generic scheduler with no vreg liveness or DAG mutation passes.
void initializeARMBranchTargetsPass(PassRegistry &)
Pass * createMVETailPredicationPass()
LLVM_ABI FunctionPass * createKCFIPass()
Lowers KCFI operand bundles for indirect calls.
Definition KCFI.cpp:61
LLVM_ABI FunctionPass * createComplexDeinterleavingPass(const TargetMachine *TM)
This pass implements generation of target-specific intrinsics to support handling of complex number a...
FunctionPass * createARMBlockPlacementPass()
std::unique_ptr< ScheduleDAGMutation > createARMMacroFusionDAGMutation()
Note that you have to add: DAG.addMutation(createARMMacroFusionDAGMutation()); to ARMTargetMachine::c...
void initializeARMParallelDSPPass(PassRegistry &)
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
@ Default
-O2, -Os, -Oz
Definition CodeGen.h:85
FunctionPass * createARMLoadStoreOptLegacyPass(bool PreAlloc=false)
Returns an instance of the load / store optimization pass.
LLVM_ABI FunctionPass * createCFGuardLongjmpPass()
Creates CFGuard longjmp target identification pass.
void initializeARMExpandPseudoPass(PassRegistry &)
FunctionPass * createA15SDOptimizerPass()
LLVM_ATTRIBUTE_VISIBILITY_DEFAULT AnalysisKey InnerAnalysisManagerProxy< AnalysisManagerT, IRUnitT, ExtraArgTs... >::Key
void initializeARMSLSHardeningPass(PassRegistry &)
LLVM_ABI FunctionPass * createInterleavedAccessPass()
InterleavedAccess Pass - This pass identifies and matches interleaved memory accesses to target speci...
LLVM_ABI void initializeGlobalISel(PassRegistry &)
Initialize all passes linked into the GlobalISel library.
LLVM_ABI void initializeKCFIPass(PassRegistry &)
void initializeARMAsmPrinterPass(PassRegistry &)
void initializeARMLoadStoreOptLegacyPass(PassRegistry &)
LLVM_ABI FunctionPass * createBreakFalseDeps()
Creates Break False Dependencies pass.
LLVM_ABI char & MachinePipelinerID
This pass performs software pipelining on machine instructions.
LLVM_ABI ModulePass * createBarrierNoopPass()
createBarrierNoopPass - This pass is purely a module pass barrier in a pass manager.
FunctionPass * createARMSLSHardeningPass()
FunctionPass * createARMConstantIslandPass()
createARMConstantIslandPass - returns an instance of the constpool island pass.
LLVM_ABI FunctionPass * createUnpackMachineBundles(std::function< bool(const MachineFunction &)> Ftor)
void initializeARMLowOverheadLoopsPass(PassRegistry &)
LLVM_ABI FunctionPass * createCFGuardCheckPass()
Insert Control FLow Guard checks on indirect function calls.
Definition CFGuard.cpp:306
void initializeMVETPAndVPTOptimisationsPass(PassRegistry &)
void initializeARMExecutionDomainFixPass(PassRegistry &)
LLVM_ABI FunctionPass * createEHContGuardTargetsPass()
Creates Windows EH Continuation Guard target identification pass.
void initializeThumb2SizeReducePass(PassRegistry &)
FunctionPass * createThumb2ITBlockPass()
createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks insertion pass.
void initializeMVEGatherScatterLoweringPass(PassRegistry &)
FunctionPass * createARMExpandPseudoPass()
createARMExpandPseudoPass - returns an instance of the pseudo instruction expansion pass.
FunctionPass * createARMIndirectThunks()
void initializeARMFixCortexA57AES1742098Pass(PassRegistry &)
FunctionPass * createARMFixCortexA57AES1742098Pass()
Pass * createARMParallelDSPPass()
LLVM_ABI FunctionPass * createAtomicExpandLegacyPass()
AtomicExpandPass - At IR level this pass replace atomic instructions with __atomic_* library calls,...
BumpPtrAllocatorImpl<> BumpPtrAllocator
The standard BumpPtrAllocator which just uses the default template parameters.
Definition Allocator.h:383
FunctionPass * createThumb2SizeReductionPass(std::function< bool(const Function &)> Ftor=nullptr)
createThumb2SizeReductionPass - Returns an instance of the Thumb2 size reduction pass.
Target & getTheARMLETarget()
void initializeMVEVPTBlockPass(PassRegistry &)
void initializeARMDAGToDAGISelLegacyPass(PassRegistry &)
FunctionPass * createMLxExpansionPass()
void initializeARMBlockPlacementPass(PassRegistry &)
LLVM_ABI FunctionPass * createHardwareLoopsLegacyPass()
Create Hardware Loop pass.
Target & getTheARMBETarget()
Target & getTheThumbLETarget()
FunctionPass * createMVEVPTBlockPass()
createMVEVPTBlock - Returns an instance of the MVE VPT block insertion pass.
Represent subnormal handling kind for floating point instruction inputs and outputs.
static constexpr DenormalMode getIEEE()
MachineFunctionInfo - This class can be derived from and used by targets to hold private target-speci...
static FuncInfoTy * create(BumpPtrAllocator &Allocator, const Function &F, const SubtargetTy *STI)
Factory function: default behavior is to call new using the supplied allocator.
MachineSchedContext provides enough context from the MachineScheduler pass for the target to instanti...
RegisterTargetMachine - Helper template for registering a target machine implementation,...
Targets should override this in a way that mirrors the implementation of llvm::MachineFunctionInfo.