LLVM 23.0.0git
AMDGPULaneMaskUtils.h
Go to the documentation of this file.
1//===- AMDGPULaneMaskUtils.h - Exec/lane mask helper functions -*- C++ -*--===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8
9#ifndef LLVM_LIB_TARGET_AMDGPU_UTILS_AMDGPULANEMASKUTILS_H
10#define LLVM_LIB_TARGET_AMDGPU_UTILS_AMDGPULANEMASKUTILS_H
11
12#include "GCNSubtarget.h"
14
15namespace llvm {
16
17class GCNSubtarget;
18
19namespace AMDGPU {
20
22public:
25 const unsigned AndOpc;
26 const unsigned AndTermOpc;
27 const unsigned AndN2Opc;
28 const unsigned AndN2SaveExecOpc;
29 const unsigned AndN2TermOpc;
30 const unsigned AndSaveExecOpc;
31 const unsigned AndSaveExecTermOpc;
32 const unsigned BfmOpc;
33 const unsigned CMovOpc;
34 const unsigned CSelectOpc;
35 const unsigned MovOpc;
36 const unsigned MovTermOpc;
37 const unsigned OrOpc;
38 const unsigned OrN2Opc;
39 const unsigned OrTermOpc;
40 const unsigned OrSaveExecOpc;
41 const unsigned XorOpc;
42 const unsigned XorTermOpc;
43 const unsigned WQMOpc;
44
45 constexpr LaneMaskConstants(bool IsWave32)
46 : ExecReg(IsWave32 ? AMDGPU::EXEC_LO : AMDGPU::EXEC),
47 VccReg(IsWave32 ? AMDGPU::VCC_LO : AMDGPU::VCC),
48 AndOpc(IsWave32 ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64),
49 AndTermOpc(IsWave32 ? AMDGPU::S_AND_B32_term : AMDGPU::S_AND_B64_term),
50 AndN2Opc(IsWave32 ? AMDGPU::S_ANDN2_B32 : AMDGPU::S_ANDN2_B64),
51 AndN2SaveExecOpc(IsWave32 ? AMDGPU::S_ANDN2_SAVEEXEC_B32
52 : AMDGPU::S_ANDN2_SAVEEXEC_B64),
53 AndN2TermOpc(IsWave32 ? AMDGPU::S_ANDN2_B32_term
54 : AMDGPU::S_ANDN2_B64_term),
55 AndSaveExecOpc(IsWave32 ? AMDGPU::S_AND_SAVEEXEC_B32
56 : AMDGPU::S_AND_SAVEEXEC_B64),
57 AndSaveExecTermOpc(IsWave32 ? AMDGPU::S_AND_SAVEEXEC_B32_term
58 : AMDGPU::S_AND_SAVEEXEC_B64_term),
59 BfmOpc(IsWave32 ? AMDGPU::S_BFM_B32 : AMDGPU::S_BFM_B64),
60 CMovOpc(IsWave32 ? AMDGPU::S_CMOV_B32 : AMDGPU::S_CMOV_B64),
61 CSelectOpc(IsWave32 ? AMDGPU::S_CSELECT_B32 : AMDGPU::S_CSELECT_B64),
62 MovOpc(IsWave32 ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64),
63 MovTermOpc(IsWave32 ? AMDGPU::S_MOV_B32_term : AMDGPU::S_MOV_B64_term),
64 OrOpc(IsWave32 ? AMDGPU::S_OR_B32 : AMDGPU::S_OR_B64),
65 OrN2Opc(IsWave32 ? AMDGPU::S_ORN2_B32 : AMDGPU::S_ORN2_B64),
66 OrTermOpc(IsWave32 ? AMDGPU::S_OR_B32_term : AMDGPU::S_OR_B64_term),
67 OrSaveExecOpc(IsWave32 ? AMDGPU::S_OR_SAVEEXEC_B32
68 : AMDGPU::S_OR_SAVEEXEC_B64),
69 XorOpc(IsWave32 ? AMDGPU::S_XOR_B32 : AMDGPU::S_XOR_B64),
70 XorTermOpc(IsWave32 ? AMDGPU::S_XOR_B32_term : AMDGPU::S_XOR_B64_term),
71 WQMOpc(IsWave32 ? AMDGPU::S_WQM_B32 : AMDGPU::S_WQM_B64) {}
72
73 static inline const LaneMaskConstants &get(const GCNSubtarget &ST);
74};
75
77 LaneMaskConstants(/*IsWave32=*/true);
79 LaneMaskConstants(/*IsWave32=*/false);
80
82 unsigned WavefrontSize = ST.getWavefrontSize();
83 assert(WavefrontSize == 32 || WavefrontSize == 64);
84 return WavefrontSize == 32 ? LaneMaskConstants32 : LaneMaskConstants64;
85}
86
87} // end namespace AMDGPU
88
89} // end namespace llvm
90
91#endif // LLVM_LIB_TARGET_AMDGPU_UTILS_AMDGPULANEMASKUTILS_H
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
AMD GCN specific subclass of TargetSubtarget.
constexpr LaneMaskConstants(bool IsWave32)
static const LaneMaskConstants & get(const GCNSubtarget &ST)
Wrapper class representing virtual and physical registers.
Definition Register.h:20
static constexpr LaneMaskConstants LaneMaskConstants32
static constexpr LaneMaskConstants LaneMaskConstants64
This is an optimization pass for GlobalISel generic memory operations.
Definition Types.h:26